Electromigration Modeling at Circuit Layout Level Electromigration Modeling at Circuit Layout Level

Electromigration Modeling at Circuit Layout Level

    • $39.99
    • $39.99

Publisher Description

Integrated circuit (IC) reliability is of increasing concern in present-day IC technology where the interconnect failures significantly increases the failure rate for ICs with decreasing interconnect dimension and increasing number of interconnect levels.  Electromigration (EM) of interconnects has now become the dominant failure mechanism that determines the circuit reliability. This brief addresses the readers to the necessity of 3D real circuit modelling in order to evaluate the EM of interconnect system in ICs, and how they can create such models for their own applications. A 3-dimensional (3D) electro-thermo-structural model as opposed to the conventional current density based 2-dimensional (2D) models is presented at circuit-layout level.

GENRE
Science & Nature
RELEASED
2013
March 16
LANGUAGE
EN
English
LENGTH
112
Pages
PUBLISHER
Springer Nature Singapore
SELLER
Springer Nature B.V.
SIZE
4.5
MB

More Books by Cher Ming Tan & Feifei He

Reliability and Failure Analysis of High-Power LED Packaging Reliability and Failure Analysis of High-Power LED Packaging
2022
Theory and Practice of Quality and Reliability Engineering in Asia Industry Theory and Practice of Quality and Reliability Engineering in Asia Industry
2017
Applications of Finite Element Methods for Reliability Studies on ULSI Interconnections Applications of Finite Element Methods for Reliability Studies on ULSI Interconnections
2011