Functional Verification of Programmable Embedded Architectures Functional Verification of Programmable Embedded Architectures

Functional Verification of Programmable Embedded Architectures

A Top-Down Approach

    • CHF 115.00
    • CHF 115.00

Beschreibung des Verlags

Validation of programmable architectures, consisting of processor cores, coprocessors, and memory subsystems, is one of the major bottlenecks in current System-on-Chip design methodology. A critical challenge in validation of such systems is the lack of a golden reference model. As a result, many existing validation techniques employ a bottom-up approach to design verification, where the functionality of an existing architecture is, in essence, reverse-engineered from its implementation. Traditional validation techniques employ different reference models depending on the abstraction level and verification task, resulting in potential inconsistencies between multiple reference models.


This book presents a top-down validation methodology that complements the existing bottom-up approaches. It leverages the system architect’s knowledge about the behavior of the design through architecture specification using an Architecture Description Language (ADL). The authors also address two fundamental challenges in functional verification: lack of a golden reference model, and lack of a comprehensive functional coverage metric.

Functional Verification of Programmable Embedded Architectures: A Top-Down Approach is designed for students, researchers, CAD tool developers, designers, and managers interested in the development of tools, techniques and methodologies for system-level design, microprocessor validation, design space exploration and functional verification of embedded systems.

GENRE
Gewerbe und Technik
ERSCHIENEN
2005
6. Dezember
SPRACHE
EN
Englisch
UMFANG
199
Seiten
VERLAG
Springer US
GRÖSSE
1.6
 MB
Explainable AI for Cybersecurity Explainable AI for Cybersecurity
2023
System-on-Chip Security System-on-Chip Security
2019
Post-Silicon Validation and Debug Post-Silicon Validation and Debug
2018
Hardware IP Security and Trust Hardware IP Security and Trust
2017
System-Level Validation System-Level Validation
2012
Dynamic Reconfiguration in Real-Time Systems Dynamic Reconfiguration in Real-Time Systems
2012