Massive MIMO Detection Algorithm and VLSI Architecture Massive MIMO Detection Algorithm and VLSI Architecture

Massive MIMO Detection Algorithm and VLSI Architecture

Leibo Liu und andere
    • CHF 95.00
    • CHF 95.00

Beschreibung des Verlags

This book introduces readers to a reconfigurable chip architecture for future wireless communication systems, such as 5G and beyond. The proposed architecture perfectly meets the demands for future mobile communication solutions to support different standards, algorithms, and antenna sizes, and to accommodate the evolution of standards and algorithms. It employs massive MIMO detection algorithms, which combine the advantages of low complexity and high parallelism, and can fully meet the requirements for detection accuracy. Further, the architecture is implemented using ASIC, which offers high energy efficiency, high area efficiency and low detection error.

After introducing massive MIMO detection algorithms and circuit architectures, the book describes the ASIC implementation for verifying the massive MIMO detection. In turn, it provides detailed information on the proposed reconfigurable architecture: the data path and configuration path for massive MIMO detection algorithms, including the processing unit, interconnections, storage mechanism, configuration information format, and configuration method. 

GENRE
Computer und Internet
ERSCHIENEN
2019
20. Februar
SPRACHE
EN
Englisch
UMFANG
352
Seiten
VERLAG
Springer Nature Singapore
GRÖSSE
52.6
 MB

Mehr Bücher von Leibo Liu, Guiqiang Peng & Shaojun Wei

Software Defined Chips Software Defined Chips
2022
Software Defined Chips Software Defined Chips
2022
Reconfigurable Cryptographic Processor Reconfigurable Cryptographic Processor
2018