Low-Noise Low-Power Design for Phase-Locked Loops Low-Noise Low-Power Design for Phase-Locked Loops

Low-Noise Low-Power Design for Phase-Locked Loops

Multi-Phase High-Performance Oscillators

    • USD 84.99
    • USD 84.99

Descripción editorial

This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation.  The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage.  Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters. 

GÉNERO
Técnicos y profesionales
PUBLICADO
2014
25 de noviembre
IDIOMA
EN
Inglés
EXTENSIÓN
109
Páginas
EDITORIAL
Springer International Publishing
VENDEDOR
Springer Nature B.V.
TAMAÑO
3.7
MB
Strategic Investment for Health System Resilience Strategic Investment for Health System Resilience
2024
Walking the Talk Walking the Talk
2022
Silver Opportunity Silver Opportunity
2023
Tackling the World's Fastest-Growing HIV Epidemic Tackling the World's Fastest-Growing HIV Epidemic
2020
AI-generated Content AI-generated Content
2023
Tackling the World's Fastest-Growing HIV Epidemic Tackling the World's Fastest-Growing HIV Epidemic
2020