Low-Noise Low-Power Design for Phase-Locked Loops Low-Noise Low-Power Design for Phase-Locked Loops

Low-Noise Low-Power Design for Phase-Locked Loops

Multi-Phase High-Performance Oscillators

    • USD 84.99
    • USD 84.99

Publisher Description

This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation.  The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage.  Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters. 

GENRE
Professional & Technical
RELEASED
2014
25 November
LANGUAGE
EN
English
LENGTH
109
Pages
PUBLISHER
Springer International Publishing
SELLER
Springer Nature B.V.
SIZE
3.7
MB
Strategic Investment for Health System Resilience Strategic Investment for Health System Resilience
2024
Walking the Talk Walking the Talk
2022
Silver Opportunity Silver Opportunity
2023
Tackling the World's Fastest-Growing HIV Epidemic Tackling the World's Fastest-Growing HIV Epidemic
2020
AI-generated Content AI-generated Content
2023
Tackling the World's Fastest-Growing HIV Epidemic Tackling the World's Fastest-Growing HIV Epidemic
2020