Verilog HDL Design Examples Verilog HDL Design Examples

Verilog HDL Design Examples

    • 69,99 €
    • 69,99 €

Descrizione dell’editore

The Verilog language provides a means to model a digital system at many levels of abstraction from a logic gate to a complex digital system to a mainframe computer. The purpose of this book is to present the Verilog language together with a wide variety of examples, so that the reader can gain a firm foundation in the design of the digital system using Verilog HDL. The Verilog projects include the design module, the test bench module, and the outputs obtained from the simulator that illustrate the complete functional operation of the design. Where applicable, a detailed review of the theory of the topic is presented together with the logic design principles—including: state diagrams, Karnaugh maps, equations, and the logic diagram. Numerous examples and homework problems are included throughout. The examples include logical operations, counters of different moduli, half adders, full adders, a carry lookahead adder, array multipliers, different types of Moore and Mealy machines, and arithmetic logic units (ALUs).

GENERE
Computer e internet
PUBBLICATO
2017
16 ottobre
LINGUA
EN
Inglese
PAGINE
673
EDITORE
CRC Press
DIMENSIONE
75,9
MB

Altri libri di Joseph Cavanagh

X86 Assembly Language and C Fundamentals X86 Assembly Language and C Fundamentals
2013
Verilog HDL Verilog HDL
2017
Sequential Logic and Verilog HDL Fundamentals Sequential Logic and Verilog HDL Fundamentals
2017
Digital Design and Verilog HDL Fundamentals Digital Design and Verilog HDL Fundamentals
2017