Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures

Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures

    • USD 84.99
    • USD 84.99

Descripción editorial

Traditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, performance and energy consumption of the overall system. As a result, a shift from computation-based to communication-based design becomes mandatory. Towards this end, network-on-chip (NoC) communication architectures have emerged recently as a promising alternative to classical bus and point-to-point communication architectures.

This book explores outstanding research problems related to modeling, analysis and optimization of NoC communication architectures. More precisely, we present novel design methodologies, software tools and FPGA prototypes to aid the design of application-specific NoCs.

GÉNERO
Técnicos y profesionales
PUBLICADO
2013
12 de marzo
IDIOMA
EN
Inglés
EXTENSIÓN
188
Páginas
EDITORIAL
Springer Netherlands
VENDEDOR
Springer Nature B.V.
TAMAÑO
3.7
MB