Post-Silicon Validation and Debug Post-Silicon Validation and Debug

Post-Silicon Validation and Debug

    • USD 89.99
    • USD 89.99

Descripción editorial

This book provides a comprehensive coverage of System-on-Chip (SoC) post-silicon validation and debug challenges and state-of-the-art solutions with contributions from SoC designers, academic researchers as well as SoC verification experts.  The readers will get a clear understanding of the existing debug infrastructure and how they can be effectively utilized to verify and debug SoCs. Provides a comprehensive overview of the SoC post-silicon validation and debug challenges;
Covers state-of-the-art techniques for developing on-chip debug infrastructure;
Describes automated techniques for generating post-silicon tests and assertions to enable effective post-silicon debug and coverage analysis;
Covers scalable post-silicon validation and bug localization using a combination of simulation-based techniques and formal methods;
Presents case studies for post-silicon debug of industrial SoC designs.

GÉNERO
Técnicos y profesionales
PUBLICADO
2018
1 de septiembre
IDIOMA
EN
Inglés
EXTENSIÓN
409
Páginas
EDITORIAL
Springer International Publishing
VENDEDOR
Springer Nature B.V.
TAMAÑO
9.4
MB
Explainable AI for Cybersecurity Explainable AI for Cybersecurity
2023
System-on-Chip Security System-on-Chip Security
2019
Hardware IP Security and Trust Hardware IP Security and Trust
2017
System-Level Validation System-Level Validation
2012
Dynamic Reconfiguration in Real-Time Systems Dynamic Reconfiguration in Real-Time Systems
2012
Processor Description Languages Processor Description Languages
2011