Verification Techniques for System-Level Design Verification Techniques for System-Level Design

Verification Techniques for System-Level Design

Masahiro Fujita and Others
    • 77,99 €
    • 77,99 €

Publisher Description

This book will explain how to verify SoC (Systems on Chip) logic designs using “formal” and “semiformal” verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in “functional” verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been gaining popularity.For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.

• First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.• Formal verification of high-level designs (RTL or higher).• Verification techniques are discussed with associated system-level design methodology.

GENRE
Computing & Internet
RELEASED
2010
27 July
LANGUAGE
EN
English
LENGTH
256
Pages
PUBLISHER
Elsevier Science
SIZE
3.3
MB

More Books by Masahiro Fujita, Indradeep Ghosh & Mukul Prasad

Design and Testing of Reversible Logic Design and Testing of Reversible Logic
2019
VLSI-SoC: Design and Engineering of Electronics Systems Based on New Computing Paradigms VLSI-SoC: Design and Engineering of Electronics Systems Based on New Computing Paradigms
2019
Japanese Society and Lay Participation in Criminal Justice Japanese Society and Lay Participation in Criminal Justice
2018
Physics and Technology of Crystalline Oxide Semiconductor CAAC-IGZO Physics and Technology of Crystalline Oxide Semiconductor CAAC-IGZO
2016