ASIC/SoC Functional Design Verification ASIC/SoC Functional Design Verification

ASIC/SoC Functional Design Verification

A Comprehensive Guide to Technologies and Methodologies

    • 94,99 €
    • 94,99 €

Publisher Description

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon The author outlines all of the verification sub-fields at a high level, with just enough depth to allow a manager/decision maker or an engineer to grasp the field which can then be pursued in detail with the provided references. He describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA)analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies.

GENRE
Professional & Technical
RELEASED
2017
28 June
LANGUAGE
EN
English
LENGTH
359
Pages
PUBLISHER
Springer International Publishing
SIZE
9.7
MB

More Books by Ashok B. Mehta

Introduction to SystemVerilog Introduction to SystemVerilog
2021
System Verilog Assertions and Functional Coverage System Verilog Assertions and Functional Coverage
2019
SystemVerilog Assertions and Functional Coverage SystemVerilog Assertions and Functional Coverage
2016
SystemVerilog Assertions and Functional Coverage SystemVerilog Assertions and Functional Coverage
2013