Design and Test Strategies for 2D/3D Integration for NoC-based Multicore Architectures Design and Test Strategies for 2D/3D Integration for NoC-based Multicore Architectures

Design and Test Strategies for 2D/3D Integration for NoC-based Multicore Architectures

    • US$39.99
    • US$39.99

출판사 설명

This book covers various aspects of optimization in design and testing of Network-on-Chip (NoC) based multicore systems.  It gives a complete account of the state-of-the-art and emerging techniques for near optimal mapping and test scheduling for NoC-based multicores. The authors describe the use of the Integer Line Programming (ILP) technique for smaller benchmarks and a Particle Swarm Optimization (PSO) to get a near optimal mapping and test schedule for bigger benchmarks. The PSO-based approach is also augmented with several innovative techniques to get the best possible solution. The tradeoff between performance (communication or test time) of the system and thermal-safety is also discussed, based on designer specifications.  Provides a single-source reference to design and test for circuit and system-level approaches to (NoC) based multicore systems;Gives a complete account of the state-of-the-art and emerging techniques for near optimal mapping and test scheduling in (NoC) based multicore systems;Organizes chapters systematically and hierarchically, rather than in an ad hoc manner, covering aspects of optimization in design and testing of Network-on-Chip (NoC) based multicore systems.

장르
전문직 및 기술
출시일
2019년
12월 20일
언어
EN
영어
길이
174
페이지
출판사
Springer International Publishing
판매자
Springer Nature B.V.
크기
6.7
MB