System-on-Chip Test Architectures (Enhanced Edition) System-on-Chip Test Architectures (Enhanced Edition)

System-on-Chip Test Architectures (Enhanced Edition‪)‬

Nanometer Design for Testability

Laung-Terng Wang and Others
    • $82.99
    • $82.99

Publisher Description

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost. This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs. Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples. Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book. Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits. Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing. Practical problems at the end of each chapter for students.

GENRE
Professional & Technical
RELEASED
2010
July 28
LANGUAGE
EN
English
LENGTH
896
Pages
PUBLISHER
Elsevier Science
SELLER
Elsevier Ltd.
SIZE
10.6
MB
Integrated Circuit and System Design: Power and Timing Modeling, Optimization and Simulation Integrated Circuit and System Design: Power and Timing Modeling, Optimization and Simulation
2010
VLSI-SoC: Research Trends in VLSI and Systems on Chip VLSI-SoC: Research Trends in VLSI and Systems on Chip
2010
Architecture Design for Soft Errors Architecture Design for Soft Errors
2011
Fault-Tolerance Techniques for Spacecraft Control Computers Fault-Tolerance Techniques for Spacecraft Control Computers
2017
VLSI Design and Test VLSI Design and Test
2017
Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation
2011
Electronic Design Automation Electronic Design Automation
2009
VLSI Test Principles and Architectures (Enhanced Edition) VLSI Test Principles and Architectures (Enhanced Edition)
2006